## $16 \times 8 \times 1$ BiMOS-E Crosspoint Switch

The Intersil CD22M3494 is an array of 128 analog switches capable of handling signals from DC to video. Because of the switch structure, input signals may swing through the total supply voltage range, $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{EE}}$. Each of the 128 switches may be addressed via the ADDRESS input to the 7 to 128 line decoder. The state of the addressed switch is established by the signal to the DATA input. A low or zero input will open the switch, while a high logic level or a one will result in closure of the addressed switch when the STROBE input goes high from its normally low state. Any number or combination of connections may be active at one time. Each connection, however, must be made or broken individually in the manner previously described. All switches may be reset by taking the RESET input from a zero state to a one state and then returning it to its normal low state.

CS allows crosspoint array to be cascaded for matrix expansion.

## Features

- 128 Analog Switches
- Low ron
- Guaranteed ron Matching
- Analog Signal Input Voltage Equal to the Supply Voltage
- Wide Operating Voltage . . . . . . . . . . . . . . . . . . 4V to 15V
- Parallel Input Addressing
- High Latch Up Current 50mA (Min)
- Very Low Crosstalk
- Pin and Functionally Compatible with the Following Types: SGS M3494 and Mitel MT8816
- Pb-Free Available (RoHS Compliant)


## Applications

- PBX Systems
- Instrumentation
- Analog and Digital Multiplexers
- Video Switching Networks


## Block Diagram



## Ordering Information

| PART NUMBER | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. DWG. \# |
| :---: | :---: | :---: | :---: |
| CD22M3494E | -40 to 85 | 40 Ld PDIP | E40.6 |
| CD22M3494EZ (See Note) | -40 to 85 | 40 Ld PDIP** (Pb-free) | E40.6 |
| CD22M3494MQ* | -40 to 85 | 44 Ld PLCC <br> (Mitel Ld Compatible) | N44.65 |
| $\begin{aligned} & \text { CD22M3494MQZ* } \\ & \text { (See Note) } \end{aligned}$ | -40 to 85 | 44 Ld PLCC <br> (Mitel Ld Compatible) <br> (Pb-free) | N44.65 |
| CD22M3494MQA* | -40 to 85 | 44 Ld PLCC <br> (Mitel Ld Compatible) | N44.65 |
| CD22M3494MQAZ* (See Note) | -40 to 85 | 44 Ld PLCC <br> (Mitel Ld Compatible) <br> (Pb-free) | N44.65 |
| CD22M3494SQ | -40 to 85 | 44 Ld PLCC <br> (SGS Ld Compatible) | N44.65 |
| CD22M3494SQZ <br> (See Note) | -40 to 85 | 44 Ld PLCC <br> (SGS Ld Compatible) <br> (Pb-free) | N44.65 |

*Add " 96 " suffix for tape and reel.
**Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing. applications.

NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

| Absolute Maximum Ratings |  |
| :---: | :---: |
| DC Supply Voltage ( $\mathrm{V}_{\text {DD }}$ ) |  |
| Voltages Referenced to $\mathrm{V}_{\mathrm{EE}}$ | -0.5 to 16V |
| DC Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) |  |
| Voltages Referenced to $\mathrm{V}_{\text {SS }}$ | -0.5, 16V |
| DC Input Diode Current, $\mathrm{I}_{\text {IN }}$ |  |
| For $\mathrm{V}_{\mathrm{l}}$, Digital $<\mathrm{V}_{\text {SS }}-0.5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{l}}$, |  |
| Analog < $\mathrm{V}_{\text {EE }}-0.5 \mathrm{~V}$ or $\mathrm{V}_{1}>\mathrm{V}_{\mathrm{DD}} 0.5 \mathrm{~V} \ldots \ldots . . . . . . . . . . . . . . ~ \pm 20 \mathrm{~mA}$ |  |
| DC Output Diode Current, IOK |  |
| For $\mathrm{V}_{\mathrm{O}}$, Digital $<\mathrm{V}_{\text {SS }}-0.5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{O}}$, |  |
| Analog < $\mathrm{V}_{\text {EE }}-0.5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{DD}} 0.5 \mathrm{~V}$. . . . . . . . . . . . . . . $\pm 20 \mathrm{~mA}$ |  |
| DC Transmission Gate Current | $\pm 25 \mathrm{~mA}$ |
| Power Dissipation Per Package (Po) |  |
| For $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (PDIP). . . . . . . . . . . . . . . . . . . . . . 500 mW For $\mathrm{T}_{\mathrm{A}}=60^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Derate Linearly . . . . . . . $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ to 200 mW |  |
|  |  |
| For $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (PLCC) | 600mW |

## Thermal Information

Thermal Resistance (Typical, Note 1) $\quad \theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ PDIP Package* . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 PLCC Package.

43
Maximum Junction Temperature Plastic Package . . . . . . . . . . $150^{\circ} \mathrm{C}$ Maximum Storage Temperature Range (TSTG) . . . . $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$ (PLCC - Lead Tips Only)
*Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing. applications.

## Operating Conditions

Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ )
Package Type E and Q . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Supply Voltage Range
For $\mathrm{T}_{\mathrm{A}}=$ Full Package Temperature Range
$V_{S S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}$
4 V to 15 V
DC Input or Output Voltage $\mathrm{V}_{\mathrm{I}}$ or $\mathrm{V}_{\mathrm{O}} \ldots \ldots \ldots \ldots . . . . \mathrm{V}_{E E}$ to $\mathrm{V}_{\mathrm{DD}}$
Digital Input Voltage. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . V $_{\text {SS }}$ to $V_{D D}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

Electrical Specifications $\quad T_{A}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~V}_{E E}=0 \mathrm{~V}$, Unless Otherwise Specified

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC CONTROLS |  |  |  |  |  |  |
| Supply Current | $I_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Logic Inputs $=\mathrm{V}_{\mathrm{DD}}$ | - | - | 2 | mA |
|  |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$, Logic Inputs $=\mathrm{V}_{\mathrm{DD}}$ | - | - | 5 | mA |
| High-Level Input Voltage | $\mathrm{V}_{\mathrm{IH}}$ | $V_{D D}=5 \mathrm{~V}$ | 2.4 <br> (Note 2) | - | - | V |
| Low-Level Input Voltage | $\mathrm{V}_{\text {IL }}$ |  | - | - | $\begin{gathered} 0.8 \\ \text { (Note 2) } \end{gathered}$ | V |
| Input Leakage Current, Digital | $\mathrm{I}_{\mathrm{IN}}$ | Reset $=$ Low (Note 3) | - | - | $\begin{gathered} \pm 10 \\ (\text { Note } 4) \end{gathered}$ | $\mu \mathrm{A}$ |

Electrical Specifications $\quad T_{A}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{OV}, \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$, Unless Otherwise Specified.

| PARAMETER | SYMBOL | TEST CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC CROSSPOINTS |  |  |  |  |  |  |  |
| ON Resistance | ron | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{VX} \\ & -\mathrm{VY}=0.2 \mathrm{~V} \end{aligned}$ | $V_{D D}=10 \mathrm{~V}$ | - | 40 | 75 | $\Omega$ |
|  |  |  | $V_{D D}=12 \mathrm{~V}$ | - | 36 | 65 | $\Omega$ |
| ON Resistance | ${ }^{\text {ron }}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{VX}-\mathrm{VY}=0.2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$ | - | 50 | 75 | $\Omega$ |
|  |  |  | $V_{D D}=12 \mathrm{~V}$ | - | 45 | 65 | $\Omega$ |
| Difference in ON Resistance Between Any Two Switches | $\Delta^{\text {r }}$ ON | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{VX} \\ & \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V} \end{aligned}$ | $-\mathrm{VY}=0.2 \mathrm{~V},$ | - | 6 | 10 | $\Omega$ |

Electrical Specifications $T_{A}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}$, Unless Otherwise Specified. (Continued)

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Difference in ON Resistance <br> Between Any Two Switches | $\Delta \mathrm{r}_{\mathrm{ON}}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}} / 2$, <br> $\mathrm{VX}-\mathrm{VY}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V}$ <br> $\mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{VDD}=12 \mathrm{~V}$ | - | - | 10 | $\Omega$ |
| OFF-State Leakage Current | $\mathrm{I}_{\mathrm{L}}$ | $\|\mathrm{VX}-\mathrm{VY}\|=12 \mathrm{~V}$ | - | - | $\pm 10$ <br> $(N o t e ~ 4)$ | $\mu \mathrm{A}$ |

Electrical Specifications $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=14 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, Unless Otherwise Specified.

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CROSSPOINTS |  |  |  |  |  |  |
| Switch I/O Capacitance |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{f}=1 \mathrm{MHz}$ | - | - | 20 | pF |
| Switch Feedthrough Capacitance |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{f}=1 \mathrm{MHz}$ | - | 0.3 | - | pF |
| Propagation Delay Time (Switch ON) Signal Input to Output, tpHL or tpLH |  |  | - | 5 | 30 | ns |
| Frequency Response Channel ON $\mathrm{f}=20 \log (\mathrm{VX} / \mathrm{VY})=-3 \mathrm{~dB}$ |  | $\mathrm{C}_{\mathrm{L}}=3 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=75 \Omega, \mathrm{~V}_{\mathrm{IN}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ | - | 50 | - | MHz |
| Total Harmonic, THD |  | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {P-P, }} \mathrm{f}=1 \mathrm{kHz}$ | - | 0.01 | - | \% |
| Feedthrough Channel OFF Feedthrough = 20log (VX/VY) = FDT |  | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {P-P, }} \mathrm{f}=1 \mathrm{kHz}$ | - | -95 | - | dB |
| Frequency for Signal Crosstalk, fCT Attenuation of: | 40dB | $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\text {P-P }}, \mathrm{R}_{\mathrm{L}}=75 \Omega$ | - | 10 | - | MHz |
|  | 110dB | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {P-P, }} \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\| 10 \mathrm{FF}$ | - | 5 | - | kHz |
| Control Crosstalk DATA-Input, ADDRESS, or STROBE to Output |  | $\begin{aligned} & \text { Control Input }=3 V_{P-P} \\ & \text { Square Wave, } t_{R}=t_{F}=10 \mathrm{~ns} \\ & R_{\text {IN }}=1 K, R_{\text {OUT }}=10 \mathrm{k} \Omega \\| 10 \mathrm{pF} \end{aligned}$ | - | 75 | - | $m V_{\text {PEAK }}$ |

Electrical Specifications $\quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=14 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \| 50 \mathrm{pF}$, Unless Otherwise Specified.

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CONTROLS | $\mathrm{C}_{\mathrm{IN}}$ | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ | - | 5 | - | pF |
| Digital Input Capacitance |  |  |  |  |  |  |
| Propagation Delay Time <br> STROBE to Output <br> Switch Turn-ON | tPSN |  | - | 50 | 100 | ns |
| Switch Turn-OFF | tPSF |  | - | 50 | 100 | ns |
| DATA-IN to Output <br> Turn-ON to High Level | tPZH |  | - | 60 | 100 | ns |
| Turn-ON to Low Level | tPZL |  | - | 70 | 100 | ns |
| ADDRESS to Output <br> Turn-ON to High Level | tPAN |  | - | 70 | - | ns |
| Turn-OFF to Low Level | tPAF |  | - | 70 | - | ns |


| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{S S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=14 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\| 50 \mathrm{pF}$, Unless Otherwise Specified. (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| Setup Time CS to STROBE | $\mathrm{t}_{\mathrm{cs}}$ |  | 10 | - | - | ns |
| DATA-IN to STROBE | $t_{\text {DS }}$ |  | 10 | - | - | ns |
| ADDRESS to STROBE | $t_{\text {AS }}$ |  | 10 | - | - | ns |
| Hold Time STROBE to CS | ${ }^{\text {t }} \mathrm{CH}$ |  | 10 | - | - | ns |
| ADDRESS to CS |  |  | 10 | - | - | ns |
| STROBE to DATA-IN | $t_{\text {DH }}$ |  | 20 | - | - | ns |
| STROBE to ADDRESS | ${ }^{\text {t }}$ H |  | 10 | - | - | ns |
| DATA-IN to CS |  |  | 20 | - | - | ns |
| Pulse Width STROBE | ${ }^{\text {tsPW }}$ |  | 20 | - | - | ns |
| RESET | $t_{\text {trew }}$ |  | 20 | - | - | ns |
| RESET Turn-OFF to Output Delay | $t_{\text {PHZ }}$ |  | - | 70 | 100 | ns |

NOTES:
2. Operation of $\mathrm{V}_{I H}$ at 2.4 V or $\mathrm{V}_{I L}$ at 0.8 V will result in much higher supply current (ldD) than for logic inputs equal to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{S S}$ respectively.
3. Reset $\mathrm{I}_{\mathrm{IH}}<20 \mu \mathrm{~A}$, Reset $=\mathrm{V}_{\mathrm{IH}}$.
4. At $25^{\circ} \mathrm{C}$ Limit is $\pm 100 \mathrm{nA}$.

Timing Diagram


TRUTH TABLE X AXIS

| X ADDRESS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| AX3 | AX2 | AX1 | AX0 | X SWITCH |
| 0 | 0 | 0 | 0 | X0 |
| 0 | 0 | 0 | 1 | X1 |
| 0 | 0 | 1 | 0 | X2 |
| 0 | 0 | 1 | 1 | X3 |
| 0 | 1 | 0 | 0 | X4 |
| 0 | 1 | 0 | 1 | X5 |
| 0 | 1 | 1 | 0 | X12 |
| 0 | 1 | 1 | 1 | X13 |
| 1 | 0 | 0 | 0 | X6 |
| 1 | 0 | 0 | 1 | X7 |
| 1 | 0 | 1 | 0 | X8 |
| 1 | 0 | 1 | 1 | X9 |
| 1 | 1 | 0 | 0 | X10 |
| 1 | 1 | 0 | 1 | X11 |
| 1 | 1 | 1 | 0 | X14 |
| 1 | 1 | 1 | 1 | X15 |

TRUTH TABLE Y AXIS

| Y ADDRESS |  |  |  |
| :---: | :---: | :---: | :---: |
| AY2 | AY1 | AY0 | Y SWITCH |
| 0 | 0 | 0 | Y0 |
| 0 | 0 | 1 | Y1 |
| 0 | 1 | 0 | Y2 |
| 0 | 1 | 1 | Y3 |
| 1 | 0 | 0 | Y4 |
| 1 | 0 | 1 | Y5 |
| 1 | 1 | 0 | Y6 |
| 1 | 1 | 1 | Y7 |

To make a connection (close switch) between any two points, specify an " $X$ " address, a " $Y$ " address, set "DATA" high, and switch "STROBE" from low to high. To break a connection, follow this same procedure with "DATA" low.

Example:

To connect switch X 3 to switch Y 4 :
To connect switch X6 to switch Y7:
To break connection from X3 to Y4:

| DATA | X ADDRESS |  |  |  | Y ADDRESS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | AX3 | AX2 | AX1 | AX0 | AY2 | AY1 | AY0 |
|  | 0 | 0 | 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |

## Typical Performance Curve



## Pin Descriptions

| SYMBOL | 40 LEAD PDIP PIN NO. | 44 LEAD PLCC PIN NO. |  | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
|  |  | MQ | SQ |  |
| POWER SUPPLIES |  |  |  |  |
| $V_{\text {DD }}$ | 40 | 44 | 44 | Positive Supply. |
| $V_{S S}$ | 16 | 18 | 17 | Negative Supply (Digital). |
| $V_{\text {EE }}$ | 20 | 22 | 22 | Negative Supply (Analog). |
| ADDRESS |  |  |  |  |
| AX0 - AX3 | 5, 22, 23 and 4 | 5, 24, | and 4 | X Address Lines. These pins select one of the 16 rows of switches. See the Truth Table for the valid addresses. |
| AYO - AY2 | 24, 25 and 2 | 26, 2 | and 2 | Y Address Lines. These pins select one of the 8 columns of switches. See the Truth Table for the valid addresses. |
| CONTROL |  |  |  |  |
| DATA | 38 | 42 |  | DATA Input determines the state of the addressed switch. A high or one will close the switch. A low or zero will open the switch. |
| STROBE | 18 | 20 |  | STROBE Input enables the action defined by the DATA and ADDRESS Inputs. A low or zero results in no action. The ADDRESS Input must be stable before the STROBE Input goes to the active high level. The DATA Input must be stable on the failing edge of the STROBE. |
| RESET | 3 | 3 |  | MASTER RESET. A high or one on this line opens all switches. |
| CS | 36 | 40 | 39 | CHIP SELECT. Device is selected when CS is at a high level, allows the crosspoint array to be cascaded for matrix expansion. |
| INPUTS/OUTPUTS |  |  |  |  |

## Pin Descriptions

| SYMBOL | 40 LEAD PDIP PIN NO. | 44 LEAD PLCC PIN NO. |  | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
|  |  | MQ | SQ |  |
| $\begin{gathered} \text { X0 - X5 } \\ \text { X6 - X11 } \\ \text { X12-X15 } \end{gathered}$ | $\begin{gathered} 33-28,8-13,27, \\ 26,6,7 \end{gathered}$ | $\begin{array}{r} 37-32 \\ 30 \end{array}$ | $\begin{gathered} 14,31, \\ 8 \end{gathered}$ | Analog or Digital Inputs/Outputs. These pins are the rows X0-X15. |
| $\begin{gathered} \mathrm{YO}-\mathrm{Y} 7 \\ \mathrm{I} / \mathrm{O} \end{gathered}$ | $\begin{gathered} 35,37,39,1,21, \\ 19,17 \text { and } 15 \end{gathered}$ | $\begin{array}{r} 40,41 \\ 21,1 \end{array}$ | $\begin{aligned} & \text {, 1, 23, } \\ & \text { nd } 18 \end{aligned}$ | Analog or Digital Inputs/Outputs. These pins are the columns Y0-Y7. |

## Pinouts



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

